

## Carry look ahead-Addur

## Need For carry look ahead adder:

Sum of a proticular but we need c in which is
the carry from previous bit and similarly for
the carry in from previous bit we acquire its
sum, which again require the sum of previous but
so we can't find the sum of any 2 bit until we
find the sum of all the previous bits and their
carry. So there is a darge time delay as all the
bits sum is dependent on previous bit.

The solution for this problem's:

a) Either use a very fast gate to carryout the sample two bit but again it will increase zostand also there is a dimit to how much we can vaderetime.

b). Or increase the complexity of the circuit to be able to independently find the sum of 2 bit by using some formulas.

Carry look Advend adder





| A | B  | (9 | Con | Type of carry          |
|---|----|----|-----|------------------------|
| 0 | 0  | 0  | 0   | Type of carry          |
| 0 | 0  | 1  | 0   | None                   |
| 0 | 1  | 0  | 0   | None                   |
| 0 | 1  | 1  | 1)  | Propagato.             |
| 1 | 0. | 0  | 0   | None                   |
| 1 | 0  |    |     | Propagate              |
| 1 | 1  | 0  |     | Propagate<br>Cremerate |
| 1 | 1  |    |     | Generate propagan      |

We define 2 variable as Caving generate Go, and Carry propagate Po them,

The sum and carry output can be expressed as

A; B; we I sugardiers of C;

P; covery propagate, it is used to propagate

covery from C; to C;;

Now we can viciarsively fill the Co from previous assignment of hits



C-in is carry input assign

C1 = 90 | (p0 & c in) C2 = 91 | (p1 & 90) | (p1 & P0 & c in) C3 = 92 | (p2 & 91) | (p2 & p1 & g0 & c c in) (4 = 93 | (p3 & p2) | (p3 & p2 & p1 & p2 & p1 & g0) | (p3 & p2 & p1 & p0 & c in)

(p48 p38 p28 p18 p08 c\_in)

C7 = - - -

C8 = - - -

for each carry output as the sum of product so that can be implemented with I diver of AND gates followed by an organe.

not changing anything before it.





Eschlaination

- is The 4 bit parelled adder can be implemented with carry look a head adder to increase the speed of binary addition. For each sum-author 2 xor gates are required one togener ate P; and otherse the AND gate gives G;
- there, in 2 gette level we can generate P; and G;

  The covery look ahead generator allows: the

  P and G signal do propagate after they settle

  ante their steady state values and produces the

  output covoriers at a delay of 2 dwels of gates.

  we get all the sum at same time and not

  one after another.